Thread Rating:
  • 0 Vote(s) - 0 Average
  • 1
  • 2
  • 3
  • 4
  • 5
VITERBI DECODING IN FIELD PROGRAMMABLE GATE ARRAYs (FPGAs) full report
#1


Presented By:
Syed Shahzad Shah, Faisal Suleman and Saqib Yaqub
Chameleon Logics
ABSTRACT
Forward Error Correction techniques are utilized for correction of errors at the receiver end. Convolutional encoding is an FEC technique that is particularly suited to a channel in which the transmitted signal is corrupted mainly by additive white gaussian noise (AWGN). The Viterbi decoding is one of two types of decoding algorithms used with convolutional encoding-the other type is sequential decoding. Sequential decoding has the advantage that it can perform very well with long-constraint-length convolutional codes, but it has a variable decoding time. In this paper we have implemented Viterbi decoder in a FPGAs. Maximum speed of 68Mbits/second was obtained. The ability to process parallel data paths within the FPGA takes advantage of the parallel structures of the hardware units in Viterbi decoder and therefore, higher speed can be achieved

read full report
http://aksa-sdspulications/Viterbi_Decoding.pdf
Reply



Forum Jump:


Users browsing this thread:
1 Guest(s)

Powered By MyBB, © 2002-2024 iAndrew & Melroy van den Berg.